Show patches with: Archived = No       |   430333 patches
« 1 2 ... 441 442 4434303 4304 »
Patch Series A/F/R/T S/W/F Date Submitter Delegate State
[v2,28/30] target-sparc: implement sun4v RTC - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,27/30] target-sparc: add ST_BLKINIT_ ASIs for UA2005+ CPUs - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,25/30] target-sparc: implement UA2005 ASI_MMU (0x21) - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,24/30] target-sparc: add more registers to dump_mmu - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,23/30] target-sparc: implement auto-demapping for UA2005 CPUs - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,22/30] target-sparc: allow 256M sized pages - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,21/30] target-sparc: simplify ultrasparc_tsb_pointer - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,20/30] target-sparc: implement UA2005 TSB Pointers - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,19/30] target-sparc: use SparcV9MMU type for sparc64 I/D-MMUs - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,18/30] target-sparc: replace the last tlb entry when no free entries left - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,17/30] target-sparc: ignore writes to UA2005 CPU mondo queue register - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,16/30] target-sparc: allow priveleged ASIs in hyperprivileged mode - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,15/30] target-sparc: use direct address translation in hyperprivileged mode - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,14/30] target-sparc: fix immediate UA2005 traps - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,13/30] target-sparc: implement UA2005 rdhpstate and wrhpstate instructions - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,12/30] target-sparc: implement UA2005 GL register - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,11/30] target-sparc: implement UA2005 hypervisor traps - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,10/30] target-sparc: hypervisor mode takes over nucleus mode - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,09/30] target-sparc: implement UltraSPARC-T1 Strand status ASR - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,08/30] target-sparc: implement UA2005 scratchpad registers - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,07/30] target-sparc: simplify replace_tlb_entry by using TTE_PGSIZE - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,06/30] target-sparc: on UA2005 don't deliver Interrupt_level_n IRQs in hypervisor mode - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,05/30] target-sparc: add UltraSPARC T1 TLB #defines - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,04/30] target-sparc: add UA2005 TTE bit #defines - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,03/30] target-sparc: use explicit mmu register pointers - - 1 - --- 2017-01-11 Artyom Tarasenko New
[v2,02/30] target-sparc: store cpu super- and hypervisor flags in TB - - - - --- 2017-01-11 Artyom Tarasenko New
[v2,01/30] target-sparc: ignore MMU-faults if MMU is disabled in hypervisor mode - - - - --- 2017-01-11 Artyom Tarasenko New
[v1,30/30] target-sparc: fix up niagara machine - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,29/30] target-sparc: move common cpu initialisation routines to sparc64.c - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,28/30] target-sparc: implement sun4v RTC - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,27/30] target-sparc: add ST_BLKINIT_ ASIs for UA2005+ CPUs - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,25/30] target-sparc: implement UA2005 ASI_MMU (0x21) - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,24/30] target-sparc: add more registers to dump_mmu - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,23/30] target-sparc: implement auto-demapping for UA2005 CPUs - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,22/30] target-sparc: allow 256M sized pages - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,21/30] target-sparc: simplify ultrasparc_tsb_pointer - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,20/30] target-sparc: implement UA2005 TSB Pointers - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,19/30] target-sparc: use SparcV9MMU type for sparc64 I/D-MMUs - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,18/30] target-sparc: replace the last tlb entry when no free entries left - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,17/30] target-sparc: ignore writes to UA2005 CPU mondo queue register - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,16/30] target-sparc: allow priveleged ASIs in hyperprivileged mode - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,15/30] target-sparc: use direct address translation in hyperprivileged mode - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,14/30] target-sparc: fix immediate UA2005 traps - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,13/30] target-sparc: implement UA2005 rdhpstate and wrhpstate instructions - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,12/30] target-sparc: implement UA2005 GL register - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,11/30] target-sparc: implement UA2005 hypervisor traps - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,10/30] target-sparc: hypervisor mode takes over nucleus mode - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,09/30] target-sparc: implement UltraSPARC-T1 Strand status ASR - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,08/30] target-sparc: implement UA2005 scratchpad registers - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,07/30] target-sparc: simplify replace_tlb_entry by using TTE_PGSIZE - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,06/30] target-sparc: on UA2005 don't deliver Interrupt_level_n IRQs in hypervisor mode - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,05/30] target-sparc: add UltraSPARC T1 TLB #defines - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,04/30] target-sparc: add UA2005 TTE bit #defines - - - - --- 2016-11-04 Artyom Tarasenko New
[v1,03/30] target-sparc: use explicit mmu register pointers - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,02/30] target-sparc: store cpu super- and hypervisor flags in TB - - 1 - --- 2016-11-04 Artyom Tarasenko New
[v1,01/30] target-sparc: ignore MMU-faults if MMU is disabled in hypervisor mode - - - - --- 2016-11-04 Artyom Tarasenko New
[29/29] target-sparc: fix up Niagara machine - - 1 - --- 2016-10-01 Artyom Tarasenko New
[28/29] target-sparc: move common cpu initialisation routines to sparc64.c - - 1 - --- 2016-10-01 Artyom Tarasenko New
[27/29] target-sparc: implement sun4v RTC - - - - --- 2016-10-01 Artyom Tarasenko New
[26/29] target-sparc: store the UA2005 entries in sun4u format - - - - --- 2016-10-01 Artyom Tarasenko New
[25/29] target-sparc: implement UA2005 ASI_MMU (0x21) - - - - --- 2016-10-01 Artyom Tarasenko New
[24/29] target-sparc: add more registers to dump_mmu - - 1 - --- 2016-10-01 Artyom Tarasenko New
[23/29] target-sparc: implement ST_BLKINIT_ ASIs - - - - --- 2016-10-01 Artyom Tarasenko New
[22/29] target-sparc: implement auto-demapping for UA2005 CPUs - - - - --- 2016-10-01 Artyom Tarasenko New
[21/29] target-sparc: allow 256M sized pages - - - - --- 2016-10-01 Artyom Tarasenko New
[20/29] target-sparc: simplify ultrasparc_tsb_pointer - - - - --- 2016-10-01 Artyom Tarasenko New
[19/29] target-sparc: implement UA2005 TSB Pointers - - - - --- 2016-10-01 Artyom Tarasenko New
[18/29] target-sparc: use SparcV9MMU type for sparc64 I/D-MMUs - - - - --- 2016-10-01 Artyom Tarasenko New
[17/29] target-sparc: replace the last tlb entry when no free entries left - - - - --- 2016-10-01 Artyom Tarasenko New
[16/29] target-sparc: ignore writes to UA2005 CPU mondo queue register - - 1 - --- 2016-10-01 Artyom Tarasenko New
[15/29] target-sparc: allow priveleged ASIs in hyperprivileged mode - - - - --- 2016-10-01 Artyom Tarasenko New
[14/29] target-sparc: use direct address translation in hyperprivileged mode - - - - --- 2016-10-01 Artyom Tarasenko New
[13/29] target-sparc: fix immediate UA2005 traps - - - - --- 2016-10-01 Artyom Tarasenko New
[12/29] target-sparc: implement UA2005 rdhpstate and wrhpstate instructions - - 1 - --- 2016-10-01 Artyom Tarasenko New
[11/29] target-sparc: implement UA2005 GL register - - - - --- 2016-10-01 Artyom Tarasenko New
[10/29] target-sparc: implement UA2005 hypervisor traps - - - - --- 2016-10-01 Artyom Tarasenko New
[09/29] target-sparc: hypervisor mode takes over nucleus mode - - - - --- 2016-10-01 Artyom Tarasenko New
[08/29] target-sparc: implement UltraSPARC-T1 Strand status ASR - - 1 - --- 2016-10-01 Artyom Tarasenko New
[07/29] target-sparc: implement UA2005 scratchpad registers - - - - --- 2016-10-01 Artyom Tarasenko New
[06/29] target-sparc: simplify replace_tlb_entry by using TTE_PGSIZE - - 1 - --- 2016-10-01 Artyom Tarasenko New
[05/29] target-sparc: on UA2005 don't deliver Interrupt_level_n IRQs in hypervisor mode - - 1 - --- 2016-10-01 Artyom Tarasenko New
[04/29] target-sparc: add UltraSPARC T1 TLB #defines - - - - --- 2016-10-01 Artyom Tarasenko New
[03/29] target-sparc: add UA2005 TTE bit #defines - - - - --- 2016-10-01 Artyom Tarasenko New
[02/29] target-sparc: use explicit mmu register pointers - - 1 - --- 2016-10-01 Artyom Tarasenko New
[01/29] target-sparc: don't trap on MMU-fault if MMU is disabled - - - - --- 2016-10-01 Artyom Tarasenko New
target-sparc: fix register corruption in ldstub if there is no write permission - - 1 1 --- 2016-06-24 Artyom Tarasenko New
[2/2,for-2.6] target-sparc: fix Trap Based Address Register behavior for sparc64 - - - - --- 2016-04-14 Artyom Tarasenko New
[1/2,for-2.6] target-sparc: fix Nucleus quad LDD 128 bit access for windowed registers - - - - --- 2016-04-14 Artyom Tarasenko New
[v2,2/2] cutils: allow compilation with icc - - - - --- 2015-06-23 Artyom Tarasenko New
[v2,1/2] qemu-common: add VEC_OR macro - - - - --- 2015-06-23 Artyom Tarasenko New
cutils: fix compiling with icc - - - - --- 2015-06-22 Artyom Tarasenko New
[v2] target-sparc64: implement Short Floating-Point Store Instructions - - 1 1 --- 2014-08-12 Artyom Tarasenko New
target-sparc64: implement Short Floating-Point Store Instructions - - - 1 --- 2014-08-08 Artyom Tarasenko New
[2/2] sparc64: Use the correct type of the Mostek NVRAM chip - - - - --- 2013-04-27 Artyom Tarasenko New
[1/2] m48t59: use mmio for the m48t08 model of the m48t59_isa card - - - - --- 2013-04-27 Artyom Tarasenko New
[3/3] sparc64: use direct interrupt mapping for PCI devices - - - - --- 2013-04-27 Artyom Tarasenko New
[2/3] sparc64: fix loosing interrupts - - - - --- 2013-04-27 Artyom Tarasenko New
[1/3] sparc64: allow 64 IRQ lines - - - - --- 2013-04-27 Artyom Tarasenko New
[4/4,master+QEMU,1.1] sun4u: implement interrupt clearing registers - - - - --- 2012-05-12 Artyom Tarasenko New
[3/4,master+QEMU,1.1] sun4u: initialize OBIO interrupt mappings - - - - --- 2012-05-12 Artyom Tarasenko New
« 1 2 ... 441 442 4434303 4304 »