Message ID | 1510846195-28555-3-git-send-email-pdeschrijver@nvidia.com |
---|---|
State | Deferred |
Headers | show |
Series | MBIST work around (WAR) for Tegra210 | expand |
diff --git a/drivers/clk/tegra/clk.h b/drivers/clk/tegra/clk.h index 872f118..d5badbe 100644 --- a/drivers/clk/tegra/clk.h +++ b/drivers/clk/tegra/clk.h @@ -809,4 +809,11 @@ static inline struct clk *tegra_clk_register_emc(void __iomem *base, u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate); int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div); +/* Combined read fence with delay */ +#define fence_udelay(delay, reg) \ + do { \ + readl(reg); \ + udelay(delay); \ + } while(0) + #endif /* TEGRA_CLK_H */
To ensure writes to clock registers have properly propagated through the clock control logic and state machines, we need to ensure the writes have been posted in the registers and wait for 1us after that. Signed-off-by: Peter De Schrijver <pdeschrijver@nvidia.com> --- drivers/clk/tegra/clk.h | 7 +++++++ 1 file changed, 7 insertions(+)