diff mbox series

[U-Boot,3/3] dt-bindings: timer: Add andestech atcpit100 timer binding doc

Message ID 1510714104-20090-5-git-send-email-uboot@andestech.com
State Superseded
Delegated to: Andes
Headers show
Series ae3xx: timer: Rename AE3XX timer to ATCPIT100 | expand

Commit Message

Andes Nov. 15, 2017, 2:48 a.m. UTC
From: Rick Chen <rick@andestech.com>

Add a document to describe Andestech atcpit100 timer and
binding information.

Signed-off-by: Rick Chen <rick@andestech.com>
---
 doc/device-tree-bindings/timer/atcpit100_timer.txt |   31 ++++++++++++++++++++
 1 file changed, 31 insertions(+)
 create mode 100644 doc/device-tree-bindings/timer/atcpit100_timer.txt

Comments

Simon Glass Nov. 20, 2017, 3:39 p.m. UTC | #1
On 14 November 2017 at 19:48, Andes <uboot@andestech.com> wrote:
> From: Rick Chen <rick@andestech.com>
>
> Add a document to describe Andestech atcpit100 timer and
> binding information.
>
> Signed-off-by: Rick Chen <rick@andestech.com>
> ---
>  doc/device-tree-bindings/timer/atcpit100_timer.txt |   31 ++++++++++++++++++++
>  1 file changed, 31 insertions(+)
>  create mode 100644 doc/device-tree-bindings/timer/atcpit100_timer.txt

Reviewed-by: Simon Glass <sjg@chromium.org>
diff mbox series

Patch

diff --git a/doc/device-tree-bindings/timer/atcpit100_timer.txt b/doc/device-tree-bindings/timer/atcpit100_timer.txt
new file mode 100644
index 0000000..620814e
--- /dev/null
+++ b/doc/device-tree-bindings/timer/atcpit100_timer.txt
@@ -0,0 +1,31 @@ 
+Andestech ATCPIT100 timer
+------------------------------------------------------------------
+ATCPIT100 is a generic IP block from Andes Technology, embedded in
+Andestech AE3XX, AE250 platforms and other designs.
+
+This timer is a set of compact multi-function timers, which can be
+used as pulse width modulators (PWM) as well as simple timers.
+
+It supports up to 4 PIT channels. Each PIT channel is a
+multi-function timer and provide the following usage scenarios:
+One 32-bit timer
+Two 16-bit timers
+Four 8-bit timers
+One 16-bit PWM
+One 16-bit timer and one 8-bit PWM
+Two 8-bit timer and one 8-bit PWM
+
+Required properties:
+- compatible	: Should be "andestech,atcpit100"
+- reg		: Address and length of the register set
+- interrupts	: Reference to the timer interrupt
+- clock-frequency : The rate in HZ in input of the Andestech ATCPIT100 timer
+
+Examples:
+
+timer0: timer@f0400000 {
+	compatible = "andestech,atcpit100";
+	reg = <0xf0400000 0x1000>;
+	interrupts = <2 4>;
+	clock-frequency = <30000000>;
+}: