diff mbox

[U-Boot,v6,10/23] rockchip: rk3036: Add Soc reset driver

Message ID 1447741231-27673-11-git-send-email-hl@rock-chips.com
State Accepted
Delegated to: Simon Glass
Headers show

Commit Message

Lin Huang Nov. 17, 2015, 6:20 a.m. UTC
We can reset the Soc using some CRU (clock/reset unit) register.
Add support for this.

Signed-off-by: Lin Huang <hl@rock-chips.com>
Acked-by: Simon Glass <sjg@chromium.org>
---
---
Changes in v1:
- clean copyright announcement
Changes in v2:
- only build reset_rk3036.c in NON-SPL stage
Changes in v3: None
Changes in v4: None
Changes in v5: None
Changes in v6: None

 arch/arm/mach-rockchip/rk3036/Makefile       | 10 +++++++
 arch/arm/mach-rockchip/rk3036/reset_rk3036.c | 45 ++++++++++++++++++++++++++++
 2 files changed, 55 insertions(+)
 create mode 100644 arch/arm/mach-rockchip/rk3036/Makefile
 create mode 100644 arch/arm/mach-rockchip/rk3036/reset_rk3036.c

Comments

Simon Glass Nov. 19, 2015, 2:20 p.m. UTC | #1
On 16 November 2015 at 23:20, Lin Huang <hl@rock-chips.com> wrote:
> We can reset the Soc using some CRU (clock/reset unit) register.
> Add support for this.
>
> Signed-off-by: Lin Huang <hl@rock-chips.com>
> Acked-by: Simon Glass <sjg@chromium.org>
> ---
> ---
> Changes in v1:
> - clean copyright announcement
> Changes in v2:
> - only build reset_rk3036.c in NON-SPL stage
> Changes in v3: None
> Changes in v4: None
> Changes in v5: None
> Changes in v6: None
>
>  arch/arm/mach-rockchip/rk3036/Makefile       | 10 +++++++
>  arch/arm/mach-rockchip/rk3036/reset_rk3036.c | 45 ++++++++++++++++++++++++++++
>  2 files changed, 55 insertions(+)
>  create mode 100644 arch/arm/mach-rockchip/rk3036/Makefile
>  create mode 100644 arch/arm/mach-rockchip/rk3036/reset_rk3036.c

Applied to u-boot-rockchip, thanks!
diff mbox

Patch

diff --git a/arch/arm/mach-rockchip/rk3036/Makefile b/arch/arm/mach-rockchip/rk3036/Makefile
new file mode 100644
index 0000000..a483347
--- /dev/null
+++ b/arch/arm/mach-rockchip/rk3036/Makefile
@@ -0,0 +1,10 @@ 
+#
+# (C) Copyright 2015 Rockchip Electronics Co., Ltd
+#
+# SPDX-License-Identifier:     GPL-2.0+
+#
+
+ifndef CONFIG_SPL_BUILD
+obj-y += reset_rk3036.o
+endif
+
diff --git a/arch/arm/mach-rockchip/rk3036/reset_rk3036.c b/arch/arm/mach-rockchip/rk3036/reset_rk3036.c
new file mode 100644
index 0000000..fefb568
--- /dev/null
+++ b/arch/arm/mach-rockchip/rk3036/reset_rk3036.c
@@ -0,0 +1,45 @@ 
+/*
+ * (C) Copyright 2015 Rockchip Electronics Co., Ltd
+ *
+ * SPDX-License-Identifier:     GPL-2.0+
+ */
+
+#include <common.h>
+#include <dm.h>
+#include <errno.h>
+#include <reset.h>
+#include <asm/io.h>
+#include <asm/arch/clock.h>
+#include <asm/arch/cru_rk3036.h>
+#include <asm/arch/hardware.h>
+#include <linux/err.h>
+
+int rk3036_reset_request(struct udevice *dev, enum reset_t type)
+{
+	struct rk3036_cru *cru = rockchip_get_cru();
+
+	if (IS_ERR(cru))
+		return PTR_ERR(cru);
+	switch (type) {
+	case RESET_WARM:
+		writel(0xeca8, &cru->cru_glb_srst_snd_value);
+		break;
+	case RESET_COLD:
+		writel(0xfdb9, &cru->cru_glb_srst_fst_value);
+		break;
+	default:
+		return -EPROTONOSUPPORT;
+	}
+
+	return -EINPROGRESS;
+}
+
+static struct reset_ops rk3036_reset = {
+	.request	= rk3036_reset_request,
+};
+
+U_BOOT_DRIVER(reset_rk3036) = {
+	.name	= "rk3036_reset",
+	.id	= UCLASS_RESET,
+	.ops	= &rk3036_reset,
+};