diff mbox

[U-Boot,1/9] imx: mx6: ddr add more register entry for mmdc_p_regs

Message ID 1439799065-12278-2-git-send-email-Peng.Fan@freescale.com
State Awaiting Upstream
Delegated to: Stefano Babic
Headers show

Commit Message

Peng Fan Aug. 17, 2015, 8:10 a.m. UTC
Add more register entry for MMDC structure.

Signed-off-by: Peng Fan <Peng.Fan@freescale.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Tim Harvey <tharvey@gateworks.com>
---
 arch/arm/include/asm/arch-mx6/mx6-ddr.h | 65 ++++++++++++++++++++++++++++-----
 1 file changed, 56 insertions(+), 9 deletions(-)

Comments

Stefano Babic Aug. 24, 2015, 8:02 a.m. UTC | #1
On 17/08/2015 10:10, Peng Fan wrote:
> Add more register entry for MMDC structure.
> 
> Signed-off-by: Peng Fan <Peng.Fan@freescale.com>
> Cc: Stefano Babic <sbabic@denx.de>
> Cc: Tim Harvey <tharvey@gateworks.com>
> ---
>  arch/arm/include/asm/arch-mx6/mx6-ddr.h | 65 ++++++++++++++++++++++++++++-----
>  1 file changed, 56 insertions(+), 9 deletions(-)
> 
> diff --git a/arch/arm/include/asm/arch-mx6/mx6-ddr.h b/arch/arm/include/asm/arch-mx6/mx6-ddr.h
> index 7bfbdc3..f3194da 100644
> --- a/arch/arm/include/asm/arch-mx6/mx6-ddr.h
> +++ b/arch/arm/include/asm/arch-mx6/mx6-ddr.h
> @@ -40,30 +40,77 @@ struct mmdc_p_regs {
>  	u32 res1[2];
>  	u32 mdrwd;
>  	u32 mdor;
> -	u32 res2[3];
> +	u32 mdmrr;
> +	u32 mdcfg3lp;
> +	u32 mdmr4;
>  	u32 mdasp;
> -	u32 res3[240];
> +	u32 res2[239];
> +	u32 maarcr;
>  	u32 mapsr;
> -	u32 res4[254];
> +	u32 maexidr0;
> +	u32 maexidr1;
> +	u32 madpcr0;
> +	u32 madpcr1;
> +	u32 madpsr0;
> +	u32 madpsr1;
> +	u32 madpsr2;
> +	u32 madpsr3;
> +	u32 madpsr4;
> +	u32 madpsr5;
> +	u32 masbs0;
> +	u32 masbs1;
> +	u32 res3[2];
> +	u32 magenp;
> +	u32 res4[239];
>  	u32 mpzqhwctrl;
> -	u32 res5[2];
> +	u32 mpzqswctrl;
> +	u32 mpwlgcr;
>  	u32 mpwldectrl0;
>  	u32 mpwldectrl1;
> -	u32 res6;
> +	u32 mpwldlst;
>  	u32 mpodtctrl;
>  	u32 mprddqby0dl;
>  	u32 mprddqby1dl;
>  	u32 mprddqby2dl;
>  	u32 mprddqby3dl;
> -	u32 res7[4];
> +	u32 mpwrdqby0dl;
> +	u32 mpwrdqby1dl;
> +	u32 mpwrdqby2dl;
> +	u32 mpwrdqby3dl;
>  	u32 mpdgctrl0;
>  	u32 mpdgctrl1;
> -	u32 res8;
> +	u32 mpdgdlst0;
>  	u32 mprddlctl;
> -	u32 res9;
> +	u32 mprddlst;
>  	u32 mpwrdlctl;
> -	u32 res10[25];
> +	u32 mpwrdlst;
> +	u32 mpsdctrl;
> +	u32 mpzqlp2ctl;
> +	u32 mprddlhwctl;
> +	u32 mpwrdlhwctl;
> +	u32 mprddlhwst0;
> +	u32 mprddlhwst1;
> +	u32 mpwrdlhwst0;
> +	u32 mpwrdlhwst1;
> +	u32 mpwlhwerr;
> +	u32 mpdghwst0;
> +	u32 mpdghwst1;
> +	u32 mpdghwst2;
> +	u32 mpdghwst3;
> +	u32 mppdcmpr1;
> +	u32 mppdcmpr2;
> +	u32 mpswdar0;
> +	u32 mpswdrdr0;
> +	u32 mpswdrdr1;
> +	u32 mpswdrdr2;
> +	u32 mpswdrdr3;
> +	u32 mpswdrdr4;
> +	u32 mpswdrdr5;
> +	u32 mpswdrdr6;
> +	u32 mpswdrdr7;
>  	u32 mpmur0;
> +	u32 mpwrcadl;
> +	u32 mpdccr;
>  };
>  
>  #define MX6UL_IOM_DDR_BASE	0x020e0200
> 

Reviewed-by: Stefano Babic <sbabic@denx.de>

Best regards,
Stefano Babic
diff mbox

Patch

diff --git a/arch/arm/include/asm/arch-mx6/mx6-ddr.h b/arch/arm/include/asm/arch-mx6/mx6-ddr.h
index 7bfbdc3..f3194da 100644
--- a/arch/arm/include/asm/arch-mx6/mx6-ddr.h
+++ b/arch/arm/include/asm/arch-mx6/mx6-ddr.h
@@ -40,30 +40,77 @@  struct mmdc_p_regs {
 	u32 res1[2];
 	u32 mdrwd;
 	u32 mdor;
-	u32 res2[3];
+	u32 mdmrr;
+	u32 mdcfg3lp;
+	u32 mdmr4;
 	u32 mdasp;
-	u32 res3[240];
+	u32 res2[239];
+	u32 maarcr;
 	u32 mapsr;
-	u32 res4[254];
+	u32 maexidr0;
+	u32 maexidr1;
+	u32 madpcr0;
+	u32 madpcr1;
+	u32 madpsr0;
+	u32 madpsr1;
+	u32 madpsr2;
+	u32 madpsr3;
+	u32 madpsr4;
+	u32 madpsr5;
+	u32 masbs0;
+	u32 masbs1;
+	u32 res3[2];
+	u32 magenp;
+	u32 res4[239];
 	u32 mpzqhwctrl;
-	u32 res5[2];
+	u32 mpzqswctrl;
+	u32 mpwlgcr;
 	u32 mpwldectrl0;
 	u32 mpwldectrl1;
-	u32 res6;
+	u32 mpwldlst;
 	u32 mpodtctrl;
 	u32 mprddqby0dl;
 	u32 mprddqby1dl;
 	u32 mprddqby2dl;
 	u32 mprddqby3dl;
-	u32 res7[4];
+	u32 mpwrdqby0dl;
+	u32 mpwrdqby1dl;
+	u32 mpwrdqby2dl;
+	u32 mpwrdqby3dl;
 	u32 mpdgctrl0;
 	u32 mpdgctrl1;
-	u32 res8;
+	u32 mpdgdlst0;
 	u32 mprddlctl;
-	u32 res9;
+	u32 mprddlst;
 	u32 mpwrdlctl;
-	u32 res10[25];
+	u32 mpwrdlst;
+	u32 mpsdctrl;
+	u32 mpzqlp2ctl;
+	u32 mprddlhwctl;
+	u32 mpwrdlhwctl;
+	u32 mprddlhwst0;
+	u32 mprddlhwst1;
+	u32 mpwrdlhwst0;
+	u32 mpwrdlhwst1;
+	u32 mpwlhwerr;
+	u32 mpdghwst0;
+	u32 mpdghwst1;
+	u32 mpdghwst2;
+	u32 mpdghwst3;
+	u32 mppdcmpr1;
+	u32 mppdcmpr2;
+	u32 mpswdar0;
+	u32 mpswdrdr0;
+	u32 mpswdrdr1;
+	u32 mpswdrdr2;
+	u32 mpswdrdr3;
+	u32 mpswdrdr4;
+	u32 mpswdrdr5;
+	u32 mpswdrdr6;
+	u32 mpswdrdr7;
 	u32 mpmur0;
+	u32 mpwrcadl;
+	u32 mpdccr;
 };
 
 #define MX6UL_IOM_DDR_BASE	0x020e0200