From patchwork Fri Jan 25 08:19:42 2013 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kuo-Jung Su X-Patchwork-Id: 215597 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from lists.gnu.org (lists.gnu.org [208.118.235.17]) (using TLSv1 with cipher AES256-SHA (256/256 bits)) (Client did not present a certificate) by ozlabs.org (Postfix) with ESMTPS id 6EC7A2C007B for ; Fri, 25 Jan 2013 20:33:58 +1100 (EST) Received: from localhost ([::1]:47454 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1TyeXB-0005Ai-CX for incoming@patchwork.ozlabs.org; Fri, 25 Jan 2013 03:21:13 -0500 Received: from eggs.gnu.org ([208.118.235.92]:44555) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1TyeWd-0004M5-W0 for qemu-devel@nongnu.org; Fri, 25 Jan 2013 03:20:48 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1TyeWU-00082Z-Td for qemu-devel@nongnu.org; Fri, 25 Jan 2013 03:20:39 -0500 Received: from mail-pa0-f49.google.com ([209.85.220.49]:64454) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1TyeWU-00082M-HZ for qemu-devel@nongnu.org; Fri, 25 Jan 2013 03:20:30 -0500 Received: by mail-pa0-f49.google.com with SMTP id bi1so124262pad.22 for ; Fri, 25 Jan 2013 00:20:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=x-received:from:to:cc:subject:date:message-id:x-mailer:in-reply-to :references:in-reply-to:references; bh=t5w/Orwmttry6LSKPDXw5zkkflSswCnzlWA3/HUXY4k=; b=Yqmwi1iUnhuiUDqutyiM4qlHg34G+eEfSl1q2mxZmTsaQs2SrFHC9WZBGVYtcP8c8d zwTFoJE5ICqBxhWGo3c6gZ+PtGFDfBib9a6QFRLDunJwXEZ44+LjFmV/XabgE6xQVFHk B+4WVfm3PCiK5banpM5BdLf7I52bzBUVJZfKArxkJzJLafQbN0fZ6uxW8HcZZQXKIFRZ dmeGuudu67XMZib6K5JZTNNwNQ5CMXpoq/PewAxE3qmd/kU2Y8wdavTh0ryUTv7pDJeD uEDM17rgNEdE/vwS4Tbu7VHtFuk4tof4V0azubXjRO6zJYpSG9zFgL+yDGVFmxnCayy5 RsMQ== X-Received: by 10.68.193.199 with SMTP id hq7mr12311617pbc.3.1359102029817; Fri, 25 Jan 2013 00:20:29 -0800 (PST) Received: from localhost.localdomain ([220.132.37.35]) by mx.google.com with ESMTPS id uh9sm246180pbc.65.2013.01.25.00.20.26 (version=TLSv1 cipher=DES-CBC3-SHA bits=168/168); Fri, 25 Jan 2013 00:20:29 -0800 (PST) From: Kuo-Jung Su To: qemu-devel@nongnu.org Date: Fri, 25 Jan 2013 16:19:42 +0800 Message-Id: <1359101996-11667-7-git-send-email-dantesu@gmail.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1359101996-11667-1-git-send-email-dantesu@gmail.com> References: <1359101996-11667-1-git-send-email-dantesu@gmail.com> In-Reply-To: <1358490506-18281-1-git-send-email-dantesu@faraday-tech.com> References: <1358490506-18281-1-git-send-email-dantesu@faraday-tech.com> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 3.x [fuzzy] X-Received-From: 209.85.220.49 Cc: peter.maydell@linaro.org, blauwirbel@gmail.com, paul@codesourcery.com, Kuo-Jung Su , afaerber@suse.de, fred.konrad@greensocs.com Subject: [Qemu-devel] [PATCH v2 06/20] arm: add Faraday FTMAC110 10/100Mbps ethernet support X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Sender: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org From: Kuo-Jung Su The FTMAC110 is a high quality 10/100 Ethernet controller with DMA function. It includes an AHB wrapper, DMA engine, on-chip memories (TX FIFO and RX FIFO), MAC, and MII or RMII interface. The FTMAC110 is an Ethernet controller that provides AHB master capability and is in full compliance with the IEEE 802.3 10/100 Mbps specifications. The FTMAC110 DMA controller handles all data transfers between system memory and on-chip memories. It supports half-word data transfer for Linux. With the DMA engine, it can reduce CPU loading, maximize the performance and minimize the FIFO size. It also has on-chip memories for buffering, so an external local buffer memory is not needed. The MII or RMII interface can support two specific data rates, 10 Mbps and 100 Mbps. The functionality is identical at both data rates, as is the signal timing relationship. The only difference between 10 and 100 Mbps operations is the nominal clock frequency. It also supports Wake-On-LAN function with three wake-up events: Link status change, magic packet, and wake-up frame. Signed-off-by: Kuo-Jung Su --- hw/ftmac110.c | 591 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++ hw/ftmac110.h | 131 +++++++++++++ 2 files changed, 722 insertions(+) create mode 100644 hw/ftmac110.c create mode 100644 hw/ftmac110.h diff --git a/hw/ftmac110.c b/hw/ftmac110.c new file mode 100644 index 0000000..4c2c125 --- /dev/null +++ b/hw/ftmac110.c @@ -0,0 +1,591 @@ +/* + * QEMU model of the FTMAC110 Controller + * + * Copyright (C) 2012 Faraday Technology + * Written by Dante Su + * + * This file is licensed under GNU GPL v2. + */ + +#include "sysbus.h" +#include "sysemu/sysemu.h" +#include "net/net.h" + +#include "faraday.h" +#include "ftmac110.h" + +#define TYPE_FTMAC110 "ftmac110" + +typedef struct Ftmac110State { + SysBusDevice busdev; + MemoryRegion mmio; + + QEMUTimer *qtimer; + qemu_irq irq; + NICState *nic; + NICConf conf; + + uint32_t isr; + uint32_t ier; + uint32_t mhash[2]; + uint32_t tx_bar; + uint32_t rx_bar; + uint32_t tx_idx; + uint32_t rx_idx; + uint32_t maccr; + uint32_t macsr; + uint32_t phycr; + uint32_t phycr_rd; + + struct { + uint8_t buf[2048]; + uint32_t len; + } txbuff; + + uint32_t rx_pkt; + uint32_t rx_bcst; + uint32_t rx_mcst; + uint16_t rx_runt; + uint16_t rx_drop; + uint16_t rx_crc; + uint16_t rx_ftl; + uint32_t tx_pkt; + +} ftmac110_state; + +#define FTMAC110(obj) \ + OBJECT_CHECK(ftmac110_state, obj, TYPE_FTMAC110) + +static uint8_t bitrev8(uint8_t v) +{ + int i; + uint8_t r = 0; + for (i = 0; i < 8; ++i) { + if (v & (1 << i)) { + r |= (1 << (7 - i)); + } + } + return r; +} + +static int ftmac110_mcast_hash(int len, const uint8_t *p) +{ +#define CRCPOLY_LE 0xedb88320 + int i; + uint32_t crc = 0xFFFFFFFF; + + while (len--) { + crc ^= *p++; + for (i = 0; i < 8; i++) { + crc = (crc >> 1) ^ ((crc & 1) ? CRCPOLY_LE : 0); + } + } + + /* Reverse CRC32 and return MSB 6 bits only */ + return bitrev8(crc >> 24) >> 2; +} + +static void ftmac110_read_desc(hwaddr addr, void *desc) +{ + int i; + uint32_t *p = desc; + + cpu_physical_memory_read(addr, desc, 16); + + for (i = 0; i < 16; i += 4) { + *p = le32_to_cpu(*p); + } +} + +static void ftmac110_write_desc(hwaddr addr, void *desc) +{ + int i; + uint32_t *p = desc; + + for (i = 0; i < 16; i += 4) { + *p = cpu_to_le32(*p); + } + + cpu_physical_memory_write(addr, desc, 16); +} + +static void ftmac110_update_irq(ftmac110_state *s) +{ + if (s->isr & s->ier) { + qemu_set_irq(s->irq, 1); + } else { + qemu_set_irq(s->irq, 0); + } +} + +static int ftmac110_can_receive(NetClientState *nc) +{ + ftmac110_state *s = FTMAC110(DO_UPCAST(NICState, nc, nc)->opaque); + ftmac110_rxdesc_t rxd; + hwaddr off = s->rx_bar + s->rx_idx * sizeof(rxd); + + if ((s->maccr & (MACCR_RCV_EN | MACCR_RDMA_EN)) + != (MACCR_RCV_EN | MACCR_RDMA_EN)) { + return 0; + } + + ftmac110_read_desc(off, &rxd); + + return rxd.owner; +} + +static ssize_t ftmac110_receive(NetClientState *nc, + const uint8_t *buf, + size_t size) +{ + const uint8_t *ptr = buf; + hwaddr off; + size_t len; + ftmac110_rxdesc_t rxd; + ftmac110_state *s = FTMAC110(DO_UPCAST(NICState, nc, nc)->opaque); + int bcst, mcst; + + if ((s->maccr & (MACCR_RCV_EN | MACCR_RDMA_EN)) + != (MACCR_RCV_EN | MACCR_RDMA_EN)) { + return -1; + } + + /* if it's a broadcast */ + if ((buf[0] == 0xff) && (buf[1] == 0xff) && (buf[2] == 0xff) + && (buf[3] == 0xff) && (buf[4] == 0xff) && (buf[5] == 0xff)) { + bcst = 1; + if (!(s->maccr & MACCR_RCV_ALL) && !(s->maccr & MACCR_RX_BROADPKT)) { + printf("[qemu] ftmac110_receive: bcst filtered\n"); + return -1; + } + } else { + bcst = 0; + } + + /* if it's a multicast */ + if ((buf[0] == 0x01) && (buf[1] == 0x00) && (buf[2] == 0x5e) + && (buf[3] <= 0x7f)) { + mcst = 1; + if (!(s->maccr & MACCR_RCV_ALL) && !(s->maccr & MACCR_RX_MULTIPKT)) { + int hash; + if (!(s->maccr & MACCR_HT_MULTI_EN)) { + printf("[qemu] ftmac110_receive: mcst filtered\n"); + return -1; + } + hash = ftmac110_mcast_hash(6, buf); + if (!(s->mhash[hash / 32] & (1 << (hash % 32)))) { + printf("[qemu] ftmac110_receive: mcst filtered\n"); + return -1; + } + } + } else { + mcst = 0; + } + + /* check if the destination matches NIC mac address */ + if (!(s->maccr & MACCR_RCV_ALL) && !bcst && !mcst) { + if (memcmp(s->conf.macaddr.a, buf, 6)) { + return -1; + } + } + + while (size > 0) { + off = s->rx_bar + s->rx_idx * sizeof(rxd); + ftmac110_read_desc(off, &rxd); + if (!rxd.owner) { + s->isr |= ISR_NORXBUF; + printf("[qemu] ftmac110: out of rxd!?\n"); + return -1; + } + + if (ptr == buf) { + rxd.frs = 1; + } else { + rxd.frs = 0; + } + + len = size > rxd.bufsz ? rxd.bufsz : size; + cpu_physical_memory_write(rxd.buf, (uint8_t *)ptr, len); + ptr += len; + size -= len; + + if (size <= 0) { + rxd.lrs = 1; + } else { + rxd.lrs = 0; + } + + rxd.len = len; + rxd.bcast = bcst; + rxd.mcast = mcst; + rxd.owner = 0; + + /* write-back the rx descriptor */ + ftmac110_write_desc(off, &rxd); + + if (rxd.end) { + s->rx_idx = 0; + } else { + s->rx_idx += 1; + } + } + + /* update interrupt signal */ + s->isr |= ISR_RPKT_OK | ISR_RPKT_FINISH; + ftmac110_update_irq(s); + + return (ssize_t)((uint32_t)ptr - (uint32_t)buf); +} + +static void ftmac110_transmit(ftmac110_state *s, uint32_t *bar, uint32_t *idx) +{ + hwaddr off; + uint8_t *buf; + ftmac110_txdesc_t txd; + + if ((s->maccr & (MACCR_XMT_EN | MACCR_XDMA_EN)) + != (MACCR_XMT_EN | MACCR_XDMA_EN)) { + return; + } + + do { + off = (*bar) + (*idx) * sizeof(txd); + ftmac110_read_desc(off, &txd); + if (!txd.owner) { + s->isr |= ISR_NOTXBUF; + break; + } + if (txd.fts) { + s->txbuff.len = 0; + } + buf = s->txbuff.buf + s->txbuff.len; + cpu_physical_memory_read(txd.buf, (uint8_t *)buf, txd.len); + s->txbuff.len += txd.len; + if (txd.lts) { + if (s->maccr & MACCR_LOOP_EN) { + ftmac110_receive(&s->nic->nc, s->txbuff.buf, s->txbuff.len); + } else { + qemu_send_packet(&s->nic->nc, s->txbuff.buf, s->txbuff.len); + } + } + if (txd.end) { + *idx = 0; + } else { + *idx += 1; + } + if (txd.tx2fic) { + s->isr |= ISR_XPKT_OK; + } + if (txd.txic) { + s->isr |= ISR_XPKT_FINISH; + } + txd.owner = 0; + ftmac110_write_desc(off, &txd); + } while (1); +} + +static void ftmac110_timer_tick(void *opaque) +{ + ftmac110_state *s = FTMAC110(opaque); + + if (s->tx_bar) { + ftmac110_transmit(s, &s->tx_bar, &s->tx_idx); + } + + ftmac110_update_irq(s); +} + +static uint64_t ftmac110_mem_read(void *opaque, + hwaddr addr, + unsigned size) +{ + ftmac110_state *s = FTMAC110(opaque); + uint32_t rc = 0; + + switch (addr) { + case REG_ISR: + rc = s->isr; + s->isr = 0; + ftmac110_update_irq(s); + break; + case REG_IMR: + return s->ier; + case REG_HMAC: + return s->conf.macaddr.a[1] + | (s->conf.macaddr.a[0] << 8); + case REG_LMAC: + return s->conf.macaddr.a[5] + | (s->conf.macaddr.a[4] << 8) + | (s->conf.macaddr.a[3] << 16) + | (s->conf.macaddr.a[2] << 24); + case REG_MHASH0: + return s->mhash[0]; + case REG_MHASH1: + return s->mhash[1]; + case REG_TXBAR: + return s->tx_bar; + case REG_RXBAR: + return s->rx_bar; + case REG_MACCR: + return s->maccr; + case REG_MACSR: + rc = s->macsr; + s->macsr = 0; + break; + case REG_PHYCTRL: + do { + uint8_t dev = (s->phycr >> 16) & 0x1f; + uint8_t reg = (s->phycr >> 21) & 0x1f; + if (dev != 0) { + break; + } + if (s->phycr_rd) { + switch (reg) { + case 0: /* PHY control register */ + return s->phycr | 0x1140; + case 1: /* PHY status register */ + return s->phycr | 0x796d; + case 2: /* PHY ID 1 register */ + return s->phycr | 0x0141; + case 3: /* PHY ID 2 register */ + return s->phycr | 0x0cc2; + case 4: /* Autonegotiation advertisement register */ + return s->phycr | 0x0de1; + case 5: /* Autonegotiation partner abilities register */ + return s->phycr | 0x45e1; + } + } + } while (0); + break; + case REG_FCR: + return 0x0000a400; + case REG_BPR: + return 0x00000400; + case REG_TXPKT: + return s->tx_pkt; + case REG_RXPKT: + return s->rx_pkt; + case REG_RXBCST: + return s->rx_bcst; + case REG_RXMCST: + return s->rx_mcst; + case REG_RXRUNT: + return s->rx_runt << 16; + case REG_RXCRCFTL: + return (s->rx_crc << 16) | (s->rx_ftl); + case REG_REV: + return 0x00000700; + case REG_FEA: + return 0x00000007; + default: + break; + } + + return rc; +} + +static void ftmac110_chip_reset(ftmac110_state *s) +{ + s->isr = 0; + s->ier = 0; + s->mhash[0] = 0; + s->mhash[1] = 0; + s->tx_bar = 0; + s->rx_bar = 0; + s->tx_idx = 0; + s->rx_idx = 0; + s->maccr = 0; + s->macsr = 0; + s->phycr = 0; + s->txbuff.len = 0; + s->rx_pkt = 0; + s->rx_bcst = 0; + s->rx_mcst = 0; + s->rx_runt = 0; + s->rx_drop = 0; + s->rx_crc = 0; + s->rx_ftl = 0; + s->tx_pkt = 0; + + if (s->qtimer) { + qemu_del_timer(s->qtimer); + } + + ftmac110_update_irq(s); +} + +static void ftmac110_mem_write(void *opaque, + hwaddr addr, + uint64_t val, + unsigned size) +{ + ftmac110_state *s = FTMAC110(opaque); + + switch (addr) { + case REG_IMR: + s->ier = (uint32_t)val; + ftmac110_update_irq(s); + break; + case REG_HMAC: + s->conf.macaddr.a[1] = (val >> 0) & 0xff; + s->conf.macaddr.a[0] = (val >> 8) & 0xff; + break; + case REG_LMAC: + s->conf.macaddr.a[5] = (val >> 0) & 0xff; + s->conf.macaddr.a[4] = (val >> 8) & 0xff; + s->conf.macaddr.a[3] = (val >> 16) & 0xff; + s->conf.macaddr.a[2] = (val >> 24) & 0xff; + break; + case REG_MHASH0: + s->mhash[0] = (uint32_t)val; + break; + case REG_MHASH1: + s->mhash[1] = (uint32_t)val; + break; + case REG_TXBAR: + s->tx_bar = (uint32_t)val; + break; + case REG_RXBAR: + s->rx_bar = (uint32_t)val; + break; + case REG_MACCR: + s->maccr = (uint32_t)val; + if (s->maccr & MACCR_SW_RST) { + ftmac110_chip_reset(s); + s->maccr &= ~MACCR_SW_RST; + } + break; + case REG_PHYCTRL: + s->phycr = (uint32_t)val; + if (s->phycr & PHYCR_MDIORD) { + s->phycr_rd = 1; + } else { + s->phycr_rd = 0; + } + s->phycr &= ~(PHYCR_MDIOWR | PHYCR_MDIORD); + break; + case REG_TXPD: + qemu_mod_timer(s->qtimer, qemu_get_clock_ns(vm_clock) + 1); + break; + default: + break; + } +} + +static const MemoryRegionOps bus_ops = { + .read = ftmac110_mem_read, + .write = ftmac110_mem_write, + .endianness = DEVICE_LITTLE_ENDIAN, + .valid = { + .min_access_size = 4, + .max_access_size = 4 + } +}; + +static void ftmac110_cleanup(NetClientState *nc) +{ + ftmac110_state *s = FTMAC110(DO_UPCAST(NICState, nc, nc)->opaque); + + s->nic = NULL; +} + +static NetClientInfo net_ftmac110_info = { + .type = NET_CLIENT_OPTIONS_KIND_NIC, + .size = sizeof(NICState), + .can_receive = ftmac110_can_receive, + .receive = ftmac110_receive, + .cleanup = ftmac110_cleanup, +}; + +static void ftmac110_reset(DeviceState *ds) +{ + SysBusDevice *busdev = SYS_BUS_DEVICE(ds); + ftmac110_state *s = FTMAC110(FROM_SYSBUS(ftmac110_state, busdev)); + + ftmac110_chip_reset(s); +} + +static int ftmac110_init1(SysBusDevice *dev) +{ + ftmac110_state *s = FTMAC110(FROM_SYSBUS(ftmac110_state, dev)); + + memory_region_init_io(&s->mmio, &bus_ops, s, TYPE_FTMAC110, 0x1000); + sysbus_init_mmio(dev, &s->mmio); + sysbus_init_irq(dev, &s->irq); + + qemu_macaddr_default_if_unset(&s->conf.macaddr); + s->nic = qemu_new_nic(&net_ftmac110_info, &s->conf, + object_get_typename(OBJECT(dev)), dev->qdev.id, s); + qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a); + + s->qtimer = qemu_new_timer_ns(vm_clock, ftmac110_timer_tick, s); + + ftmac110_chip_reset(s); + + return 0; +} + +static const VMStateDescription vmstate_ftmac110 = { + .name = TYPE_FTMAC110, + .version_id = 1, + .minimum_version_id = 1, + .minimum_version_id_old = 1, + .fields = (VMStateField[]) { + VMSTATE_UINT32(ier, ftmac110_state), + VMSTATE_UINT32(tx_bar, ftmac110_state), + VMSTATE_UINT32(rx_bar, ftmac110_state), + VMSTATE_UINT32(tx_idx, ftmac110_state), + VMSTATE_UINT32(rx_idx, ftmac110_state), + VMSTATE_UINT32(maccr, ftmac110_state), + VMSTATE_UINT32(macsr, ftmac110_state), + VMSTATE_UINT32(phycr, ftmac110_state), + VMSTATE_UINT32_ARRAY(mhash, ftmac110_state, 2), + VMSTATE_END_OF_LIST() + } +}; + +static Property ftmac110_properties[] = { + DEFINE_NIC_PROPERTIES(ftmac110_state, conf), + DEFINE_PROP_END_OF_LIST(), +}; + +static void ftmac110_class_init(ObjectClass *klass, void *data) +{ + DeviceClass *dc = DEVICE_CLASS(klass); + SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); + + k->init = ftmac110_init1; + dc->reset = ftmac110_reset; + dc->vmsd = &vmstate_ftmac110; + dc->props = ftmac110_properties; +} + +static const TypeInfo ftmac110_info = { + .name = TYPE_FTMAC110, + .parent = TYPE_SYS_BUS_DEVICE, + .instance_size = sizeof(ftmac110_state), + .class_init = ftmac110_class_init, +}; + +static void ftmac110_register_types(void) +{ + type_register_static(&ftmac110_info); +} + +/* Legacy helper function. Should go away when machine config files are + implemented. */ +void ftmac110_init(NICInfo *nd, uint32_t base, qemu_irq irq) +{ + DeviceState *dev; + SysBusDevice *s; + + qemu_check_nic_model(nd, TYPE_FTMAC110); + dev = qdev_create(NULL, TYPE_FTMAC110); + qdev_set_nic_properties(dev, nd); + qdev_init_nofail(dev); + s = SYS_BUS_DEVICE(dev); + sysbus_mmio_map(s, 0, base); + sysbus_connect_irq(s, 0, irq); +} + +type_init(ftmac110_register_types) diff --git a/hw/ftmac110.h b/hw/ftmac110.h new file mode 100644 index 0000000..6da8662 --- /dev/null +++ b/hw/ftmac110.h @@ -0,0 +1,131 @@ +/* + * QEMU model of the FTMAC110 Controller + * + * Copyright (C) 2012 Faraday Technology + * Written by Dante Su + * + * This file is licensed under GNU GPL. + */ + +#ifndef FTMAC110_H +#define FTMAC110_H + +#define REG_ISR 0x00 +#define REG_IMR 0x04 +#define REG_HMAC 0x08 +#define REG_LMAC 0x0c +#define REG_MHASH0 0x10 +#define REG_MHASH1 0x14 +#define REG_TXPD 0x18 +#define REG_RXPD 0x1c +#define REG_TXBAR 0x20 +#define REG_RXBAR 0x24 +#define REG_ITC 0x28 +#define REG_APTC 0x2C +#define REG_DBLAC 0x30 +#define REG_REV 0x34 +#define REG_FEA 0x38 + +#define REG_MACCR 0x88 +#define REG_MACSR 0x8C +#define REG_PHYCTRL 0x90 +#define REG_PHYDATA 0x94 +#define REG_FCR 0x98 +#define REG_BPR 0x9c + +#define REG_TXPKT 0xf8 +#define REG_RXPKT 0xf4 +#define REG_RXBCST 0xec +#define REG_RXMCST 0xf0 +#define REG_RXRUNT 0xe0 +#define REG_RXCRCFTL 0xe4 + +/* interrupt status register */ +#define ISR_PHYSTS_CHG (1UL<<9) +#define ISR_AHB_ERR (1UL<<8) +#define ISR_RPKT_LOST (1UL<<7) +#define ISR_RPKT_OK (1UL<<6) +#define ISR_XPKT_LOST (1UL<<5) +#define ISR_XPKT_OK (1UL<<4) +#define ISR_NOTXBUF (1UL<<3) +#define ISR_XPKT_FINISH (1UL<<2) +#define ISR_NORXBUF (1UL<<1) +#define ISR_RPKT_FINISH (1UL<<0) + +/* MAC control register */ +#define MACCR_100M (1UL<<18) +#define MACCR_RX_BROADPKT (1UL<<17) +#define MACCR_RX_MULTIPKT (1UL<<16) +#define MACCR_FULLDUP (1UL<<15) +#define MACCR_CRC_APD (1UL<<14) +#define MACCR_RCV_ALL (1UL<<12) +#define MACCR_RX_FTL (1UL<<11) +#define MACCR_RX_RUNT (1UL<<10) +#define MACCR_HT_MULTI_EN (1UL<<9) +#define MACCR_RCV_EN (1UL<<8) +#define MACCR_ENRX_IN_HALFTX (1UL<<6) +#define MACCR_XMT_EN (1UL<<5) +#define MACCR_CRC_DIS (1UL<<4) +#define MACCR_LOOP_EN (1UL<<3) +#define MACCR_SW_RST (1UL<<2) +#define MACCR_RDMA_EN (1UL<<1) +#define MACCR_XDMA_EN (1UL<<0) + +/* + * MDIO + */ +#define PHYCR_MDIOWR (1 << 27) +#define PHYCR_MDIORD (1 << 26) + +/* + * Tx/Rx descriptors + */ +typedef struct { + /* RXDES0 */ + uint32_t len:11; + uint32_t rsvd1:5; + uint32_t mcast:1; + uint32_t bcast:1; + uint32_t error:5; + uint32_t rsvd2:5; + uint32_t lrs:1; + uint32_t frs:1; + uint32_t rsvd3:1; + uint32_t owner:1; /* BIT: 31 - 1:HW, 0: SW */ + + /* RXDES1 */ + uint32_t bufsz:11; + uint32_t rsvd4:20; + uint32_t end:1; /* BIT: 31 */ + + /* RXDES2 */ + uint32_t buf; + + /* RXDES3 */ + void *skb; +} ftmac110_rxdesc_t; + +typedef struct { + /* TXDES0 */ + uint32_t error:2; + uint32_t rsvd1:29; + uint32_t owner:1; /* BIT: 31 - 1:HW, 0: SW */ + + /* TXDES1 */ + uint32_t len:11; + uint32_t rsvd2:16; + uint32_t lts:1; + uint32_t fts:1; + uint32_t tx2fic:1; + uint32_t txic:1; + uint32_t end:1; /* BIT: 31 */ + + /* TXDES2 */ + uint32_t buf; + + /* TXDES3 */ + void *skb; + +} ftmac110_txdesc_t; + +#endif /* FTMAC_H */