From patchwork Wed Jun 27 09:54:05 2012 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Jia Liu X-Patchwork-Id: 167599 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from lists.gnu.org (lists.gnu.org [208.118.235.17]) (using TLSv1 with cipher AES256-SHA (256/256 bits)) (Client did not present a certificate) by ozlabs.org (Postfix) with ESMTPS id 42B6DB6F9D for ; Wed, 27 Jun 2012 20:28:00 +1000 (EST) Received: from localhost ([::1]:56053 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1Sjoz1-0006rA-3i for incoming@patchwork.ozlabs.org; Wed, 27 Jun 2012 05:56:23 -0400 Received: from eggs.gnu.org ([208.118.235.92]:52659) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1SjoyV-0005kB-PJ for qemu-devel@nongnu.org; Wed, 27 Jun 2012 05:55:59 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1SjoyN-0004bu-Dx for qemu-devel@nongnu.org; Wed, 27 Jun 2012 05:55:51 -0400 Received: from mail-pz0-f45.google.com ([209.85.210.45]:54183) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1SjoyN-0003SV-07 for qemu-devel@nongnu.org; Wed, 27 Jun 2012 05:55:43 -0400 Received: by mail-pz0-f45.google.com with SMTP id n2so1239941dad.4 for ; Wed, 27 Jun 2012 02:55:42 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=from:to:subject:date:message-id:x-mailer:in-reply-to:references :content-type; bh=hQGiFwCMd9FWSB1td0+xElEFliPgAdgmRBoxR2PUPRQ=; b=uK3+rAQPn5IRvum7zjROX7upC3pwIwBJaLI4R+oNKn+L5J9kNoWbPl59ZcbFTdy9ir wzwSaocb5bavfM8qIQHS68aOFYvDoSimc3V6nd1Q/30ME3/oiCq/bl5ghpBsV2STCCLX rideEhP0atHyiNNmktS/fzhtwCX2ae62YIrsmjZjDOU6TPYR3xYc2bOsIQVqEjvlNt8E wFPh8mcIIf0iv/1hQTDI54+3sB6ecjkhTqEZoAG9zlChLwxj4Ff0jA06mq4fZkDBsZGF 8xAbr3d24qX0+uKCDR2+AwzQeyUgLIJcrYxtZElboGFueirl9KlejPZ72WODvuYvxtq3 BXNg== Received: by 10.68.241.8 with SMTP id we8mr61284687pbc.130.1340790941907; Wed, 27 Jun 2012 02:55:41 -0700 (PDT) Received: from localhost ([1.202.183.51]) by mx.google.com with ESMTPS id hw6sm14695928pbc.73.2012.06.27.02.55.37 (version=TLSv1/SSLv3 cipher=OTHER); Wed, 27 Jun 2012 02:55:40 -0700 (PDT) From: Jia Liu To: qemu-devel@nongnu.org Date: Wed, 27 Jun 2012 17:54:05 +0800 Message-Id: <1340790854-15580-8-git-send-email-proljc@gmail.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1340790854-15580-1-git-send-email-proljc@gmail.com> References: <1340790854-15580-1-git-send-email-proljc@gmail.com> X-detected-operating-system: by eggs.gnu.org: Genre and OS details not recognized. X-Received-From: 209.85.210.45 Subject: [Qemu-devel] [PATCH v7 07/16] target-or32: Add float instruction helpers X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Sender: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Add OpenRISC float instruction helpers. Signed-off-by: Jia Liu --- target-openrisc/Makefile.objs | 2 +- target-openrisc/fpu_helper.c | 275 +++++++++++++++++++++++++++++++++++++++++ target-openrisc/helper.h | 33 +++++ 3 files changed, 309 insertions(+), 1 deletion(-) create mode 100644 target-openrisc/fpu_helper.c diff --git a/target-openrisc/Makefile.objs b/target-openrisc/Makefile.objs index 4286462..0d72c33 100644 --- a/target-openrisc/Makefile.objs +++ b/target-openrisc/Makefile.objs @@ -1,3 +1,3 @@ obj-$(CONFIG_SOFTMMU) += machine.o obj-y += cpu.o excp.o intrpt.o mmu.o translate.o -obj-y += excp_helper.o int_helper.o intrpt_helper.o mmu_helper.o +obj-y += excp_helper.o fpu_helper.o int_helper.o intrpt_helper.o mmu_helper.o diff --git a/target-openrisc/fpu_helper.c b/target-openrisc/fpu_helper.c new file mode 100644 index 0000000..40f5857 --- /dev/null +++ b/target-openrisc/fpu_helper.c @@ -0,0 +1,275 @@ +/* + * OpenRISC float helper routines + * + * Copyright (c) 2011-2012 Jia Liu + * Feng Gao + * + * This library is free software; you can redistribute it and/or + * modify it under the terms of the GNU Lesser General Public + * License as published by the Free Software Foundation; either + * version 2 of the License, or (at your option) any later version. + * + * This library is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + * Lesser General Public License for more details. + * + * You should have received a copy of the GNU Lesser General Public + * License along with this library; if not, see . + */ + +#include "cpu.h" +#include "helper.h" +#include "excp.h" + +static inline uint32_t ieee_ex_to_openrisc(CPUOpenRISCState *env, int fexcp) +{ + int ret = 0; + if (fexcp) { + if (fexcp & float_flag_invalid) { + env->fpcsr |= FPCSR_IVF; + ret = 1; + } + if (fexcp & float_flag_overflow) { + env->fpcsr |= FPCSR_OVF; + ret = 1; + } + if (fexcp & float_flag_underflow) { + env->fpcsr |= FPCSR_UNF; + ret = 1; + } + if (fexcp & float_flag_divbyzero) { + env->fpcsr |= FPCSR_DZF; + ret = 1; + } + if (fexcp & float_flag_inexact) { + env->fpcsr |= FPCSR_IXF; + ret = 1; + } + } + + return ret; +} + +static inline void update_fpcsr(CPUOpenRISCState *env) +{ + int tmp = ieee_ex_to_openrisc(env, + get_float_exception_flags(&env->fp_status)); + + SET_FP_CAUSE(env->fpcsr, tmp); + if ((GET_FP_ENABLE(env->fpcsr) & tmp) && (env->fpcsr & FPCSR_FPEE)) { + helper_exception(env, EXCP_FPE); + } else { + UPDATE_FP_FLAGS(env->fpcsr, tmp); + } +} + +uint64_t HELPER(itofd)(CPUOpenRISCState *env, uint64_t val) +{ + uint64_t itofd; + set_float_exception_flags(0, &env->fp_status); + itofd = int32_to_float64(val, &env->fp_status); + update_fpcsr(env); + return itofd; +} + +uint32_t HELPER(itofs)(CPUOpenRISCState *env, uint32_t val) +{ + uint32_t itofs; + set_float_exception_flags(0, &env->fp_status); + itofs = int32_to_float32(val, &env->fp_status); + update_fpcsr(env); + return itofs; +} + +uint64_t HELPER(ftoid)(CPUOpenRISCState *env, uint64_t val) +{ + uint64_t ftoid; + set_float_exception_flags(0, &env->fp_status); + ftoid = float32_to_int64(val, &env->fp_status); + update_fpcsr(env); + return ftoid; +} + +uint32_t HELPER(ftois)(CPUOpenRISCState *env, uint32_t val) +{ + uint32_t ftois; + set_float_exception_flags(0, &env->fp_status); + ftois = float32_to_int32(val, &env->fp_status); + update_fpcsr(env); + return ftois; +} + +#define FLOAT_OP(name, p) void helper_float_##_##p(void) + +#define FLOAT_CALC(name) \ +uint64_t helper_float_ ## name ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, uint64_t fdt1) \ +{ \ + uint64_t result; \ + set_float_exception_flags(0, &env->fp_status); \ + result = float64_ ## name(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return result; \ +} \ + \ +uint32_t helper_float_ ## name ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1) \ +{ \ + uint32_t result; \ + set_float_exception_flags(0, &env->fp_status); \ + result = float32_ ## name(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return result; \ +} \ + +FLOAT_CALC(add) +FLOAT_CALC(sub) +FLOAT_CALC(mul) +FLOAT_CALC(div) +FLOAT_CALC(rem) +#undef FLOAT_CALC + +#define FLOAT_TERNOP(name1, name2) \ +uint64_t helper_float_ ## name1 ## name2 ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, \ + uint64_t fdt1) \ +{ \ + uint64_t result, temp, hi, lo; \ + uint32_t val1, val2; \ + hi = env->fpmaddhi; \ + lo = env->fpmaddlo; \ + set_float_exception_flags(0, &env->fp_status); \ + result = float64_ ## name1(fdt0, fdt1, &env->fp_status); \ + lo &= 0xffffffff; \ + hi &= 0xffffffff; \ + temp = (hi << 32) | lo; \ + result = float64_ ## name2(result, temp, &env->fp_status); \ + val1 = result >> 32; \ + val2 = (uint32_t) (result & 0xffffffff); \ + update_fpcsr(env); \ + env->fpmaddlo = val2; \ + env->fpmaddhi = val1; \ + return 0; \ +} \ + \ +uint32_t helper_float_ ## name1 ## name2 ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1) \ +{ \ + uint64_t result, temp, hi, lo; \ + uint32_t val1, val2; \ + hi = env->fpmaddhi; \ + lo = env->fpmaddlo; \ + set_float_exception_flags(0, &env->fp_status); \ + result = float64_ ## name1(fdt0, fdt1, &env->fp_status); \ + temp = (hi << 32) | lo; \ + result = float64_ ## name2(result, temp, &env->fp_status); \ + val1 = result >> 32; \ + val2 = (uint32_t) (result & 0xffffffff); \ + update_fpcsr(env); \ + env->fpmaddlo = val2; \ + env->fpmaddhi = val1; \ + return 0; \ +} + +FLOAT_TERNOP(mul, add) +#undef FLOAT_TERNOP + + +#define FLOAT_CMP(name) \ +uint64_t helper_float_ ## name ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, uint64_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = float64_ ## name(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} \ + \ +uint32_t helper_float_ ## name ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1)\ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = float32_ ## name(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} + +FLOAT_CMP(le) +FLOAT_CMP(eq) +FLOAT_CMP(lt) +#undef FLOAT_CMP + + +#define FLOAT_CMPNE(name) \ +uint64_t helper_float_ ## name ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, uint64_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float64_eq_quiet(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} \ + \ +uint32_t helper_float_ ## name ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float32_eq_quiet(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} + +FLOAT_CMPNE(ne) +#undef FLOAT_CMPNE + +#define FLOAT_CMPGT(name) \ +uint64_t helper_float_ ## name ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, uint64_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float64_le(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} \ + \ +uint32_t helper_float_ ## name ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float32_le(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} +FLOAT_CMPGT(gt) +#undef FLOAT_CMPGT + +#define FLOAT_CMPGE(name) \ +uint64_t helper_float_ ## name ## _d(CPUOpenRISCState *env, \ + uint64_t fdt0, uint64_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float64_lt(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} \ + \ +uint32_t helper_float_ ## name ## _s(CPUOpenRISCState *env, \ + uint32_t fdt0, uint32_t fdt1) \ +{ \ + int res; \ + set_float_exception_flags(0, &env->fp_status); \ + res = !float32_lt(fdt0, fdt1, &env->fp_status); \ + update_fpcsr(env); \ + return res; \ +} + +FLOAT_CMPGE(ge) +#undef FLOAT_CMPGE diff --git a/target-openrisc/helper.h b/target-openrisc/helper.h index c772951..6eb259a 100644 --- a/target-openrisc/helper.h +++ b/target-openrisc/helper.h @@ -22,6 +22,39 @@ /* exception */ DEF_HELPER_FLAGS_2(exception, 0, void, env, i32) +/* float */ +DEF_HELPER_FLAGS_2(itofd, 0, i64, env, i64) +DEF_HELPER_FLAGS_2(itofs, 0, i32, env, i32) +DEF_HELPER_FLAGS_2(ftoid, 0, i64, env, i64) +DEF_HELPER_FLAGS_2(ftois, 0, i32, env, i32) + +#define FOP_MADD(op) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _s, 0, i32, env, i32, i32) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _d, 0, i64, env, i64, i64) +FOP_MADD(muladd) +#undef FOP_MADD + +#define FOP_CALC(op) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _s, 0, i32, env, i32, i32) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _d, 0, i64, env, i64, i64) +FOP_CALC(add) +FOP_CALC(sub) +FOP_CALC(mul) +FOP_CALC(div) +FOP_CALC(rem) +#undef FOP_CALC + +#define FOP_CMP(op) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _s, 0, i32, env, i32, i32) \ +DEF_HELPER_FLAGS_3(float_ ## op ## _d, 0, i64, env, i64, i64) +FOP_CMP(eq) +FOP_CMP(lt) +FOP_CMP(le) +FOP_CMP(ne) +FOP_CMP(gt) +FOP_CMP(ge) +#undef FOP_CMP + /* int */ DEF_HELPER_FLAGS_1(ff1, 0, tl, tl) DEF_HELPER_FLAGS_1(fl1, 0, tl, tl)