From patchwork Mon Oct 21 03:39:01 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Simon Glass X-Patchwork-Id: 1180235 X-Patchwork-Delegate: bmeng.cn@gmail.com Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Authentication-Results: ozlabs.org; spf=none (no SPF record) smtp.mailfrom=lists.denx.de (client-ip=81.169.180.215; helo=lists.denx.de; envelope-from=u-boot-bounces@lists.denx.de; receiver=) Authentication-Results: ozlabs.org; dmarc=fail (p=none dis=none) header.from=chromium.org Authentication-Results: ozlabs.org; dkim=fail reason="signature verification failed" (1024-bit key; unprotected) header.d=chromium.org header.i=@chromium.org header.b="X8NXOONN"; dkim-atps=neutral Received: from lists.denx.de (dione.denx.de [81.169.180.215]) by ozlabs.org (Postfix) with ESMTP id 46xNJw0Lxsz9sP6 for ; Mon, 21 Oct 2019 15:02:55 +1100 (AEDT) Received: by lists.denx.de (Postfix, from userid 105) id A5520C21D8A; Mon, 21 Oct 2019 03:57:24 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on lists.denx.de X-Spam-Level: X-Spam-Status: No, score=0.0 required=5.0 tests=RCVD_IN_MSPIKE_H2, T_DKIM_INVALID autolearn=unavailable autolearn_force=no version=3.4.0 Received: from lists.denx.de (localhost [IPv6:::1]) by lists.denx.de (Postfix) with ESMTP id 04D8CC21DA1; Mon, 21 Oct 2019 03:57:23 +0000 (UTC) Received: by lists.denx.de (Postfix, from userid 105) id 217F5C21D9A; Mon, 21 Oct 2019 03:40:53 +0000 (UTC) Received: from mail-io1-f67.google.com (mail-io1-f67.google.com [209.85.166.67]) by lists.denx.de (Postfix) with ESMTPS id E21D0C21DD7 for ; Mon, 21 Oct 2019 03:40:52 +0000 (UTC) Received: by mail-io1-f67.google.com with SMTP id q1so14212497ion.1 for ; Sun, 20 Oct 2019 20:40:52 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=9VyOfU6YrO9jSqPbkGx7Nb3GCW+hZJoJuLotF6BYPLw=; b=X8NXOONNFFoe6mt9Lud11/q5dNoTwzs6HixoOIdeglEH4WI8IM7OSR2995pZ5bw1o0 6nmmo6cS649MCvfy8HAu6umCrXRt052UrUjvzKmBZUNY9vLhnyfyZw12WjwMWEL1ENlQ MK/bx8p/aVvf0zFQwsYrdRIgfzbZQnjE3MA7M= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=9VyOfU6YrO9jSqPbkGx7Nb3GCW+hZJoJuLotF6BYPLw=; b=ame1rHlC4S58YJZI/Y4dQVTkr4Jv/71czdOcNrc1noyoVgZ7rnGCfYZWc/rsRPAUmc oU8Euk3yASnbPVcbeB/P5j9VivduSZ8RGZR0m7nhBobolQ7Rnd+sq08mdZcWcl15/Ak8 lsVAgUyHuE5LBHvkX0NtrTh3ulklqV2EkBcfX2B5UzR7d6tkn//vVzKXEKfQPZfC54aS TtBBbSFxRC2u050edrja40FovmJtkLsdflIWpwbuHcqEjX5BeQl60OwLb6MhYssuMrzU MgQs4Iq4l4CAm4/u8MX3XVZBOt3U6MCxOTXAIXpT2JiuoZSRcbAXzj1AlyqfsW5Bg+cn fr6g== X-Gm-Message-State: APjAAAV0fSjMq7zgj72ZR3V8J7jdwjBWw4/w3E0bp8HKlhDfBvBAsOFk RzNWRj/M2cUKyqK4dNfGp50JuE6/pfXHvA== X-Google-Smtp-Source: APXvYqzW6tqDdRUk8ndmQt++bmApZW9WkAJyaT1BRbgAdpcFXAlBiAOcWUsc+nFAS+HGIGOFRUr+yQ== X-Received: by 2002:a5d:8043:: with SMTP id b3mr17584230ior.146.1571629251617; Sun, 20 Oct 2019 20:40:51 -0700 (PDT) Received: from kiwi.bld.corp.google.com ([2620:15c:183:0:8223:87c:a681:66aa]) by smtp.gmail.com with ESMTPSA id x14sm1947028ion.67.2019.10.20.20.40.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 20 Oct 2019 20:40:50 -0700 (PDT) From: Simon Glass To: U-Boot Mailing List Date: Sun, 20 Oct 2019 21:39:01 -0600 Message-Id: <20191021033913.220758-91-sjg@chromium.org> X-Mailer: git-send-email 2.23.0.866.gb869b98d4c-goog In-Reply-To: <20191021033913.220758-22-sjg@chromium.org> References: <20191021033913.220758-22-sjg@chromium.org> MIME-Version: 1.0 Subject: [U-Boot] [PATCH v3 096/108] x86: apollolake: Add hostbridge driver X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.18 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" This driver models the hostbridge as a northbridge. It simply sets up the graphics BAR. It supports of-platdata. Signed-off-by: Simon Glass --- Changes in v3: - Move pad programming into the hostbridge to reduce TPL device-tree size - Use pci_get_devfn() Changes in v2: None arch/x86/cpu/apollolake/Makefile | 1 + arch/x86/cpu/apollolake/hostbridge.c | 220 ++++++++++++++++++++ arch/x86/include/asm/arch-apollolake/gpio.h | 11 + 3 files changed, 232 insertions(+) create mode 100644 arch/x86/cpu/apollolake/hostbridge.c diff --git a/arch/x86/cpu/apollolake/Makefile b/arch/x86/cpu/apollolake/Makefile index 351fba21298..0615bb120d3 100644 --- a/arch/x86/cpu/apollolake/Makefile +++ b/arch/x86/cpu/apollolake/Makefile @@ -5,6 +5,7 @@ obj-$(CONFIG_SPL_BUILD) += systemagent.o obj-y += gpio.o +obj-y += hostbridge.o obj-y += lpss.o obj-y += pmc.o obj-y += uart.o diff --git a/arch/x86/cpu/apollolake/hostbridge.c b/arch/x86/cpu/apollolake/hostbridge.c new file mode 100644 index 00000000000..96fa71f0786 --- /dev/null +++ b/arch/x86/cpu/apollolake/hostbridge.c @@ -0,0 +1,220 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright 2019 Google LLC + */ + +#include +#include +#include +#include +#include +#include +#include +#include + +/** + * struct apl_hostbridge_platdata - platform data for hostbridge + * + * @num_cfgs: Number of configuration words for each pad + * @early_pads: Early pad data to set up, each (pad, cfg0, cfg1) + * @early_pads_count: Number of pads to process + * @pciex_region_size: BAR length in bytes + * @bdf: Bus/device/function of hostbridge + */ +struct apl_hostbridge_platdata { +#if CONFIG_IS_ENABLED(OF_PLATDATA) + struct dtd_intel_apl_hostbridge dtplat; +#endif + int num_cfgs; + u32 *early_pads; + int early_pads_count; + uint pciex_region_size; + pci_dev_t bdf; +}; + +enum { + PCIEXBAR = 0x60, + PCIEXBAR_LENGTH_256MB = 0, + PCIEXBAR_LENGTH_128MB, + PCIEXBAR_LENGTH_64MB, + + PCIEXBAR_PCIEXBAREN = 1 << 0, + + TSEG = 0xb8, /* TSEG base */ +}; + +static int apl_hostbridge_early_init_gpio(struct udevice *dev) +{ + struct apl_hostbridge_platdata *plat = dev_get_platdata(dev); + + return gpio_config_pads(dev, plat->num_cfgs, plat->early_pads, + plat->early_pads_count); +} + +static int apl_hostbridge_early_init(struct udevice *dev) +{ + struct apl_hostbridge_platdata *plat = dev_get_platdata(dev); + u32 region_size; + ulong base; + u32 reg; + int ret; + + /* Set up the MCHBAR */ + pci_x86_read_config(plat->bdf, MCHBAR, &base, PCI_SIZE_32); + base = MCH_BASE_ADDRESS; + pci_x86_write_config(plat->bdf, MCHBAR, base | 1, PCI_SIZE_32); + + /* + * The PCIEXBAR is assumed to live in the memory mapped IO space under + * 4GiB + */ + pci_x86_write_config(plat->bdf, PCIEXBAR + 4, 0, PCI_SIZE_32); + + switch (plat->pciex_region_size >> 20) { + default: + case 256: + region_size = PCIEXBAR_LENGTH_256MB; + break; + case 128: + region_size = PCIEXBAR_LENGTH_128MB; + break; + case 64: + region_size = PCIEXBAR_LENGTH_64MB; + break; + } + + reg = CONFIG_MMCONF_BASE_ADDRESS | (region_size << 1) + | PCIEXBAR_PCIEXBAREN; + pci_x86_write_config(plat->bdf, PCIEXBAR, reg, PCI_SIZE_32); + + /* + * TSEG defines the base of SMM range. BIOS determines the base + * of TSEG memory which must be at or below Graphics base of GTT + * Stolen memory, hence its better to clear TSEG register early + * to avoid power on default non-zero value (if any). + */ + pci_x86_write_config(plat->bdf, TSEG, 0, PCI_SIZE_32); + + ret = apl_hostbridge_early_init_gpio(dev); + if (ret) + return log_msg_ret("gpio", ret); + + return 0; +} + +static int read_pads(ofnode node, const char *prop, int num_cfgs, u32 **padsp, + int *pad_countp) +{ + u32 *pads; + int size; + int ret; + + *padsp = NULL; + *pad_countp = 0; + size = ofnode_read_size(node, prop); + if (size < 0) + return 0; + + pads = malloc(size); + if (!pads) + return -ENOMEM; + size /= sizeof(fdt32_t); + ret = ofnode_read_u32_array(node, prop, pads, size); + if (ret) { + free(pads); + return ret; + } + *pad_countp = size / (1 + num_cfgs); + *padsp = pads; + + return 0; +} + +int hostbridge_config_pads_for_node(struct udevice *dev, ofnode node) +{ + struct apl_hostbridge_platdata *plat = dev_get_platdata(dev); + int pads_count; + u32 *pads; + int ret; + + ret = read_pads(node, "pads", plat->num_cfgs, &pads, &pads_count); + if (ret) + return log_msg_ret("no pads", ret); + ret = gpio_config_pads(dev, plat->num_cfgs, pads, pads_count); + free(pads); + if (ret) + return log_msg_ret("pad config", ret); + + return 0; +} + +static int apl_hostbridge_ofdata_to_platdata(struct udevice *dev) +{ + struct apl_hostbridge_platdata *plat = dev_get_platdata(dev); + + plat->num_cfgs = 2; +#if !CONFIG_IS_ENABLED(OF_PLATDATA) + int root; + int ret; + + /* Get length of PCI Express Region */ + plat->pciex_region_size = dev_read_u32_default(dev, "pciex-region-size", + 256 << 20); + + root = pci_get_devfn(dev); + if (root < 0) + return log_msg_ret("Cannot get host-bridge PCI address", root); + plat->bdf = root; + ret = read_pads(dev_ofnode(dev), "early-pads", plat->num_cfgs, + &plat->early_pads, &plat->early_pads_count); + if (ret) + return log_msg_ret("early-pads", ret); +#else + struct dtd_intel_apl_hostbridge *dtplat = &plat->dtplat; + int size; + int i; + + plat->pciex_region_size = dtplat->pciex_region_size; + plat->bdf = pci_x86_ofplat_get_devfn(dtplat->reg[0]); + + /* Assume that if everything is 0, it is empty */ + plat->early_pads = dtplat->early_pads; + size = ARRAY_SIZE(dtplat->early_pads); + for (i = 0; i < size;) { + u32 val; + int j; + + for (val = j = 0; j < plat->num_cfgs + 1; j++) + val |= dtplat->early_pads[i + j]; + if (!val) + break; + plat->early_pads_count++; + i += plat->num_cfgs + 1; + } + +#endif + + return 0; +} + +static int apl_hostbridge_probe(struct udevice *dev) +{ + if (spl_phase() == PHASE_TPL) + return apl_hostbridge_early_init(dev); + + return 0; +} + +static const struct udevice_id apl_hostbridge_ids[] = { + { .compatible = "intel,apl-hostbridge" }, + { } +}; + +U_BOOT_DRIVER(apl_hostbridge_drv) = { + .name = "intel_apl_hostbridge", + .id = UCLASS_NORTHBRIDGE, + .of_match = apl_hostbridge_ids, + .ofdata_to_platdata = apl_hostbridge_ofdata_to_platdata, + .probe = apl_hostbridge_probe, + .platdata_auto_alloc_size = sizeof(struct apl_hostbridge_platdata), +}; diff --git a/arch/x86/include/asm/arch-apollolake/gpio.h b/arch/x86/include/asm/arch-apollolake/gpio.h index 19421950e61..47f87bb0142 100644 --- a/arch/x86/include/asm/arch-apollolake/gpio.h +++ b/arch/x86/include/asm/arch-apollolake/gpio.h @@ -177,4 +177,15 @@ int gpio_config_pads(struct udevice *dev, int num_cfgs, u32 *pads, */ int gpio_gpi_clear_int_cfg(void); +/** + * hostbridge_config_pads_for_node() - Configure GPIO pads + * + * Set up the pads using the data in a given node + * + * @dev: Hostbridge device + * @node: Node containing the 'pads' property with the data in it + * @return 0 if OK, -ve on error + */ +int hostbridge_config_pads_for_node(struct udevice *dev, ofnode node); + #endif