From patchwork Tue Feb 12 06:43:50 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Mark Zhang X-Patchwork-Id: 1040402 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Authentication-Results: ozlabs.org; spf=none (mailfrom) smtp.mailfrom=vger.kernel.org (client-ip=209.132.180.67; helo=vger.kernel.org; envelope-from=linux-tegra-owner@vger.kernel.org; receiver=) Authentication-Results: ozlabs.org; dmarc=pass (p=none dis=none) header.from=nvidia.com Authentication-Results: ozlabs.org; dkim=pass (2048-bit key; unprotected) header.d=nvidia.com header.i=@nvidia.com header.b="aaedP3xf"; dkim-atps=neutral Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by ozlabs.org (Postfix) with ESMTP id 43zCn34SyDz9sNt for ; Tue, 12 Feb 2019 17:44:23 +1100 (AEDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726216AbfBLGoW (ORCPT ); Tue, 12 Feb 2019 01:44:22 -0500 Received: from hqemgate15.nvidia.com ([216.228.121.64]:17428 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726179AbfBLGoW (ORCPT ); Tue, 12 Feb 2019 01:44:22 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Mon, 11 Feb 2019 22:43:45 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Mon, 11 Feb 2019 22:44:20 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Mon, 11 Feb 2019 22:44:20 -0800 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL104.nvidia.com (172.18.146.11) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 12 Feb 2019 06:44:19 +0000 Received: from HQMAIL105.nvidia.com (172.20.187.12) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 12 Feb 2019 06:44:19 +0000 Received: from hqnvemgw01.nvidia.com (172.20.150.20) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1395.4 via Frontend Transport; Tue, 12 Feb 2019 06:44:19 +0000 Received: from localhost.localdomain (Not Verified[10.19.225.143]) by hqnvemgw01.nvidia.com with Trustwave SEG (v7, 5, 8, 10121) id ; Mon, 11 Feb 2019 22:44:19 -0800 From: Mark Zhang To: , , , , CC: , Mark Zhang , "Laxman Dewangan" , Venkat Reddy Talla Subject: [PATCH v3 1/4] mfd: max77620: Add backup battery charger support Date: Tue, 12 Feb 2019 14:43:50 +0800 Message-ID: <20190212064353.7451-2-markz@nvidia.com> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20190212064353.7451-1-markz@nvidia.com> References: <20190212064353.7451-1-markz@nvidia.com> MIME-Version: 1.0 X-NVConfidentiality: public DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1549953825; bh=Y75Hk7gtmB6mlFkb/geeiqwegk6RpQ7aY6RFBx9wdxA=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:MIME-Version:X-NVConfidentiality: Content-Transfer-Encoding:Content-Type; b=aaedP3xfvan5vRXQL4hDL9er7/3tR3UZv8Y00t0RVZR/RFC89V5Xx8jd9wzsxN9OM zqC2cICQyDzeVs4howLLjtuJ9khuXVKDH+6360vAHWmLmaeHvX4Ws9Ei6rGiPOHJKW YvP2r7nCmyr4Qxs/NJWUQUFsP3cDWOw/suPCaOkaLO1LZaETNZ1FolZL1V9NLrfwyt EepC5fnNFxy67donT9tEVpVFVfibJvfN8OfkL1gDx9lAr4P4G97PyAUaZA+M4wA9Pi 7KoVfbFmCJodR1VS82MnLn41RP8yge5tksUoRq5YQR3hTUOXBS9T18dtWL5or/6yfD l8Li7CXqjxDzA== Sender: linux-tegra-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-tegra@vger.kernel.org Add PMIC configurations for backup battery charger, which is a constant voltage and constant current style charger with a series output resistance. The max77620 register CNFGBBC(addr: 0x04) defines the parameters of backup battery charger. This patch adds support for it. Signed-off-by: Laxman Dewangan Signed-off-by: Venkat Reddy Talla Signed-off-by: Mark Zhang --- drivers/mfd/max77620.c | 80 ++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 80 insertions(+) diff --git a/drivers/mfd/max77620.c b/drivers/mfd/max77620.c index d8ddd1a6f304..494d98357f65 100644 --- a/drivers/mfd/max77620.c +++ b/drivers/mfd/max77620.c @@ -398,6 +398,82 @@ static int max77620_initialise_fps(struct max77620_chip *chip) return 0; } +static int max77620_init_backup_battery_charging(struct max77620_chip *chip) +{ + struct device *dev = chip->dev; + struct device_node *np; + u32 pval; + u8 config; + int charging_current; + int charging_voltage; + int resistor; + int ret; + + np = of_get_child_by_name(dev->of_node, "backup-battery"); + if (!np) { + dev_info(dev, "Backup battery charging support disabled\n"); + ret = regmap_update_bits(chip->rmap, MAX77620_REG_CNFGBBC, + MAX77620_CNFGBBC_ENABLE, 0); + if (ret < 0) + dev_err(dev, "Failed to update CNFGBBC: %d\n", ret); + return ret; + } + + ret = of_property_read_u32(np, + "maxim,charging-current-microamp", &pval); + charging_current = (!ret) ? pval : 50; + + ret = of_property_read_u32(np, + "maxim,charging-voltage-microvolt", &pval); + charging_voltage = (!ret) ? pval : 2500000; + charging_voltage /= 1000; + + ret = of_property_read_u32(np, + "maxim,output-resister-ohms", &pval); + resistor = (!ret) ? pval : 1000; + + config = MAX77620_CNFGBBC_ENABLE; + if (charging_current <= 50) + config |= 0 << MAX77620_CNFGBBC_CURRENT_SHIFT; + else if (charging_current <= 100) + config |= 3 << MAX77620_CNFGBBC_CURRENT_SHIFT; + else if (charging_current <= 200) + config |= 0 << MAX77620_CNFGBBC_CURRENT_SHIFT; + else if (charging_current <= 400) + config |= 3 << MAX77620_CNFGBBC_CURRENT_SHIFT; + else if (charging_current <= 600) + config |= 1 << MAX77620_CNFGBBC_CURRENT_SHIFT; + else + config |= 2 << MAX77620_CNFGBBC_CURRENT_SHIFT; + + if (charging_current > 100) + config |= MAX77620_CNFGBBC_LOW_CURRENT_DISABLE; + + if (charging_voltage <= 2500) + config |= 0 << MAX77620_CNFGBBC_VOLTAGE_SHIFT; + else if (charging_voltage <= 3000) + config |= 1 << MAX77620_CNFGBBC_VOLTAGE_SHIFT; + else if (charging_voltage <= 3300) + config |= 2 << MAX77620_CNFGBBC_VOLTAGE_SHIFT; + else + config |= 3 << MAX77620_CNFGBBC_VOLTAGE_SHIFT; + + if (resistor <= 100) + config |= 0 << MAX77620_CNFGBBC_RESISTOR_SHIFT; + else if (resistor <= 1000) + config |= 1 << MAX77620_CNFGBBC_RESISTOR_SHIFT; + else if (resistor <= 3000) + config |= 2 << MAX77620_CNFGBBC_RESISTOR_SHIFT; + else if (resistor <= 6000) + config |= 3 << MAX77620_CNFGBBC_RESISTOR_SHIFT; + + ret = regmap_write(chip->rmap, MAX77620_REG_CNFGBBC, config); + if (ret < 0) + dev_err(dev, "Reg 0x%02x write failed, %d\n", + MAX77620_REG_CNFGBBC, ret); + return ret; +} + static int max77620_read_es_version(struct max77620_chip *chip) { unsigned int val; @@ -483,6 +559,10 @@ static int max77620_probe(struct i2c_client *client, if (ret < 0) return ret; + ret = max77620_init_backup_battery_charging(chip); + if (ret < 0) + return ret; + ret = devm_mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE, mfd_cells, n_mfd_cells, NULL, 0, regmap_irq_get_domain(chip->top_irq_data));